EFFICIENT TRANSFER OF C++ OBJECTS ON INTEL XEON PHI COPROCESSOR IN OFFLOAD MODE

VÍT HANOUSEK* TOMÁŠ OBERHUBER

Department of Mathematics, Faculty of Nuclear Sciences and Physical Engineering, Czech Technical University in Prague
*Corresponding author: hanouvit@fjfi.cvut.cz

Abstract

Intel Xeon Phi is a modern coprocessor designed for the high performance computing similar to GPUs by NVidia. TNL (Template Numerical Library) is a library providing abstract layer for accessing multicore CPUs and GPUs in numerical solvers. Our aim is to develop interface for Intel Xeon Phi coprocessor consistent with NVidia CUDA in TNL. In this paper we describe efficient method for bitwise copying of C++ objects similar to NVidia CUDA using Intel offloading extension of C++. As a working example we use the heat equation problem to demonstrate efficiency of the implementation on Intel Xeon Phi Knights Corner and to compare CPU with this coprocessor.

Key words: Intel Xeon Phi, HPC, MIC, Offload

1. INTRODUCTION

The Intel Xeon Phi Knights Corner (KNC) is a modern coprocessor for high performance computing servers. It is an extension card for the PCIe 16x slot and it was published in 2012 (Chrysos, 2012). It contains up to 61 cores with a 4 way multithreading and it is equipped with up to 8 GB of multichannel RAM. A BusyBox based GNU/Linux operating system runs on this device and it is connected to the host operating system using a virtual ethernet network. Intel Xeon Phi is first device with the Intel Many Integrated Core (MIC) architecture, so abbreviation MIC denotes Intel Xeon Phi KNC in this paper, which was used for development.

There are two basic ways, how to run a code on this device. The first one is compiling a native application for the operating system of coprocessor. In this way user needs to connect to the device via ssh and run the application on it. The whole code runs on the coprocessor. The other method is Offload. In this way, user compiles application which runs on host processor and only special parts run on the coprocessor. There are several standards to create an application with an offloaded code in C/C++ language. The first standard is the Intel offload extension. It uses #pragma statements in the manner of OpenMP. The second one is a part of the OpenMP standard 4.0 (OpenMP, 2013) and the syntax is similar. The OpenMP standard was published later than Intel Xeon Phi. This APIs allow programmer to control entirely the data transfers between coprocessor RAM and host RAM but they do not support transfer of C++ objects. Finally, the offload can be created using Intel Cilk C++ extension. It fully supports C++ objects, but the programmer has not full control on the data transfers. The Intel Cilk C++ extension is supported by Intel Parallel Studio (Intel Corporation).

TNL¹ (Oberhuber T., in preparation) is numerical library for solving partial differential equations on multicore CPUs and GPUs. It is actively devel-

¹ http://www.tnl-project.org
oped at the Department of Mathematics, Faculty of Nuclear Sciences and Physical Engineering, Czech Technical University in Prague. The goal of our work is to provide a similar interface of Intel Xeon Phi Coprocessor and NVidia CUDA for this library. In this paper, we study how to perform transfer of simple C++ objects between the host and the Intel coprocessor using Intel offload extension of C++. Our methods support bitwise copying of objects, similar to NVidia CUDA. We do not use Intel Cilk C++ extension, which fully support C++ objects, because the TNL library needs only transferring of bitwise objects for design and our aim is to fully control data transfers. This library does not use inheritance with virtual functions or abstract classes because it reduces options of optimization and it is not supported by GPU.

```cpp
1 int a,b;
2 int arr [10];
3 int*darr=malloc(5*sizeof(int));
4 #pragma offload target(mic) in(a,arr) out(b)
in(darr:length(5))
7 {
8 } ...
```

Listing 1: The offload example.

The data transfer and the offload run are driven by the COI daemon (Chris J. Newburn, 2013), which is a part of the Intel manycore platform software stack (MPSS) - drivers of the Intel Xeon Phi. The communication between application and the daemon is added by the compiler, which supports offload extension. The OFFLOAD_REPORT environmental variable (Intel Corporation, 2015) can be set to a level 2 or 3. Then the application will write information about every offload to the standard output.

Next, two methods how to pass a simple C++ object to the offloaded region will be presented. After that, we focus on memory allocation on the Intel Xeon Phi coprocessor.

```cpp
1 class myclass{
2 3 private:
4    int number;
5    int *pointer;
6 public:
7      myclass() {
8         number=5;
9      }
11 __attribute__((target(mic))) int get()
13 {
14     return number;
15 } ...
16 }
```

Listing 2: An example of the class, which is not bitwise copyable.

2. OFFLOADING DATA TRANSFERS

2.1. Object copying

Assume that we want to copy an instance of the simple class from Listing 2 to the coprocessor and to call a method get on it. The method get, at line 12, has an attribute which allows us to call it in offload region. However, this class is not bitwise copyable, because it contains pointer (line 5) and it has constructor (line 7), therefor compiler does not allow to copy it to coprocessor. Our methods of copying assume that the class has the same size on the coprocessor and on the host device. At the end we obtain bitwise copy, thus any sub-allocated object will not be copied, constructor or destructor will not be called on the device and finally the table of virtual methods will not be updated.
The first method can be seen at Listing 3, we call it *direct method*. It creates a pointer (line 4) and passes the object into an offload as a dynamically allocated array of a basic type. We selected one-byte-length type `uint8_t`. This selection allows us to use the size of the class as a length of the array (line 6). Inside the offload, we need to retype the pointer back to our class in order to be able to use it (line 8).

```
1 (…)  
2 myclass a;  
3  
4 uint8_t *phost_a=(uint8_t*)&a;  
5  
6 #pragma offload target(mic)  
7 inout(phost_a:length(sizeof(a)))  
8 {  
9     myclass  
10     *mic_a=(myclass*)phost_a;  
11     cout << mic_a->get() <<endl;  
12 }  
```

Listing 3: Direct method of passing object to offload region.

The second method can be seen at Listing 4 and we call it *indirect method*, because it creates a bitwise copy of an object inside a locally created array of `uint8_t` (line 3-4) and then it passes this array into the offload (line 12). Then use `malloc` function in the offloaded code (line 14). It is necessary to use this construction since pointers inside structures are not updated by mapping system. This method allows user to have full control over persistence heap memory allocation on the device. Nonetheless, all of these constructions bypass some offload rules thus source code still needs to be compiled with the compiler's switch `wd2568` (Davis, 2013), which forces compiler to ignore errors about not bitwise copyable structure with pointer.

```
1 myclass a;  
2  
3 uint8_t  
4 host_hide_a[sizeof(myclass)];  
5 memcpy((void*)&host_hide_a,  
6     (void*)&a,sizeof(myclass));  
7  
8 #pragma offload target(mic)  
9 inout(host_hide_a)  
10 {  
11     myclass  
12     *mic_a=(myclass*)&host_hide_a;  
13     cout << mic_a->get() <<endl;  
14 }  
```

Listing 4: Indirect method of passing object to offload region.

2.2. Memory allocation

We would like to manage memory allocations on the Intel Xeon Phi coprocessor in similar way as in NVidia CUDA. It means to allocate memory only on the device and pass its address in a pointer from the device to the host code. This would allow us to use the same data on coprocessor from different offloads. The Intel Offload extension of C++ contains system which allows persistent allocation of memory on the coprocessor by mapping host variables (or dynamic allocated arrays) to coprocessor variables (Davis, 2013). However, the mapping system maps only host variables to coprocessor variables and it is not compatible with NVidia CUDA, which use pointers with coprocessor addresses.

Consider construction from Listing 5. Let us create a structure which contains a pointer (lines 1-4) and pass it into the offload (line 12). Then use `malloc` function in the offloaded code (line 14). It is necessary to use this construction since pointers inside structures are not updated by mapping system. This method allows user to have full control on persistence heap memory allocation on the device. The key difference between these two methods is that the first method copies data from the host to the coprocessor as dynamically allocated array, so underlying system probably expects that the data are placed on the heap. The second method copies data from the host to the coprocessor as a local variable, so underlying system probably expects that they are placed on the stack. The indirect method is faster as can be seen in Section 4. To conclude, our observations imply that copying data from the stack is probably more efficient compared to copying data from the heap.
template< typename Type >
struct hideptr{
    Type *pointer;
};

(....)

double * mic_memory;
int size=15;
hideptr<double> hide;

#pragma offload target(mic)
out(hide) in(size)
{
    hide.pointer=(double*)malloc(size*sizeof(double));
}

mic_memory=hide.pointer;

Listing 5: Memory allocation on coprocessor bypassing translation system of pointers.

3. TESTING PROBLEM

In this section, we will describe a problem and its numerical solution that we have used as a testing application in section 4. The heat equation problem in two dimensions is well known problem, but we recall it here. Let \( \Omega = (0, X_{\text{max}}) \times (0, X_{\text{max}}) \) be a two-dimensional square region and \( J \) be a time interval from an initial time 0 to a final time \( t_f \). The heat equation problem consists of finding a function \( u \) satisfying following equations:

\[
\begin{align*}
\frac{\partial u}{\partial t} &= \left( \frac{\partial^2 u}{\partial x^2} + \frac{\partial^2 u}{\partial y^2} \right) \text{ in } \Omega \times J, \\
    u &= 0 \text{ in } \partial \Omega \times J, \\
    u|_{t=0} &= u_{\text{ini}} \text{ in } \Omega,
\end{align*}
\]

Where (2) is the Dirichlet boundary condition and (3) is an initial condition. Let \( h \) be a space step and \( v_{i,j} \) be a point with coordinates \([ih, jh]\). Then we can set up a square mesh of \( N+1 \times N+1 \) points as

\[
\omega = \{ v_{i,j} | i = 0,...,N \text{ and } j = 0,...,N \}
\]

and set of inner points as

\[
\omega = \{ v_{i,j} | i = 1,...,N-1 \text{ and } j = 1,...,N-1 \}.
\]

Let \( \tau \) be a time step and \( k \) be a time level. Time of the \( k \)-th time level is \( t_k = k\tau \). Let \( I \) be the set of all time levels

\[ I = \{ k \tau | k = 0 \ldots \left\lfloor \frac{t_f}{\tau} \right\rfloor \} \].

Now let \( \tilde{u}: \omega \times I \to R \) be a function which approximates the function \( u \) as

\[
u_{i,j}^k = \tilde{u}(v_{i,j}, t_k).
\]

Under the previous conditions the finite difference explicit numerical scheme solver of the heat equation problem reads as:

\[
u_{i,j}^{k+1} = u_{i,j}^k + \frac{\tau}{h^2} (u_{i+1,j}^k + u_{i-1,j}^k + u_{i,j+1}^k + u_{i,j-1}^k - 4u_{i,j}^k) \text{ on } \omega \times J, \quad (4)
\]

\[
u_{i,j}^{k+1} = 0 \text{ on } (\omega \setminus \omega) \times J. \quad (5)
\]

Now, we describe implementation of the Euler solver. A basic pseudo code of the Euler solver is summarized in Listing 6. The pseudo code is running on the host processor except for following parts running on the coprocessor: Allocate space on device, Update every inner mesh nodes, Update every boundary mesh node. This distribution of work between the processor and the coprocessor comes from the PDE solver from the TNL Library. The function Create Snapshot of solution copy data from coprocessor to the file on file system. The Update functions take several objects as arguments, e.g. object describing \( \omega \). They have to be transferred in every time step which is imposed by the design of TNL. Since it cannot currently recognize whether an object has been changed during the last time step or not. Hence, every delay in transfers of these small objects has significant impact on performance of the solver for small and medium size problems as can be seen in the next section.

- Initialize numerical mesh \( \omega \)
- Allocate space on device for \( u \)
- Setup the initial condition \( u_{\text{ini}} \)
- Set \( t = 0 \)
- While \( t < t_f \) do
  - Update every inner mesh node by (4)
  - Update every boundary node by (5)
    - \( t = t + \tau \)
- End While
- Create Snapshot of solution \( u \)

Listing 1: The pseudo code of the Euler solver in the TNL library
4. EFFICIENCY EVALUATION

In this section, we present results of performed tests. All tests were running on the following hardware. Intel Xeon E5-2630v3 @ 2.4GHz was used as the host processor and Intel Xeon Phi P5110 was used as the coprocessor.

Firstly, we compared two presented methods of copying objects. They were tested by a simple application which copy an object to the coprocessor 10 000 times. We tested both described methods for various size of the object. As can be seen from the Table 1 the indirect method for small objects is about 9 times faster than the direct one. Recall now that the indirect method cannot be used for large objects due to the limit of the stack size.

The next test adds basic support of Intel Xeon Phi to the TNL library using the indirect method of coping objects and consequently runs the Euler solver of the heat equation problem. The test was running with following parameters:

\[ \tau = 0.00005, \ t_f = 0.04, \ h = 0.015625 \]

and the initial condition \( u_{int} = \sin x \cdot \sin y \). It was running with following sizes of mesh: 64 × 64, 128 × 128, 256 × 256, 512 × 512, 1024 × 1024, 2048 × 2048, 4096 × 4096 and 8192 × 8192. The space step \( h \) was kept constant for all meshes, thus physical size \( X_{max} \) of area was growing with mesh size, but the solver had the same number of iterations for all sizes of meshes.

**Table 1.** Comparison of two described methods for copying objects. Time of transfers was measured for different size of objects. Time is in the first and the second column. The third and the fourth column contain computed transfer speed in kB/s.

<table>
<thead>
<tr>
<th>Object size [B]</th>
<th>Direct [ms]</th>
<th>Indirect [ms]</th>
<th>Direct [kB/s]</th>
<th>Indirect [kB/s]</th>
</tr>
</thead>
<tbody>
<tr>
<td>8</td>
<td>0.607</td>
<td>0.069</td>
<td>0.01</td>
<td>0.11</td>
</tr>
<tr>
<td>16</td>
<td>0.616</td>
<td>0.067</td>
<td>0.03</td>
<td>0.23</td>
</tr>
<tr>
<td>32</td>
<td>0.612</td>
<td>0.067</td>
<td>0.05</td>
<td>0.47</td>
</tr>
<tr>
<td>64</td>
<td>0.660</td>
<td>0.068</td>
<td>0.09</td>
<td>0.92</td>
</tr>
<tr>
<td>128</td>
<td>0.620</td>
<td>0.066</td>
<td>0.20</td>
<td>1.89</td>
</tr>
<tr>
<td>256</td>
<td>0.620</td>
<td>0.069</td>
<td>0.40</td>
<td>3.65</td>
</tr>
<tr>
<td>512</td>
<td>0.608</td>
<td>0.068</td>
<td>0.82</td>
<td>7.41</td>
</tr>
<tr>
<td>1k</td>
<td>0.630</td>
<td>0.068</td>
<td>1.59</td>
<td>14.64</td>
</tr>
<tr>
<td>2k</td>
<td>0.620</td>
<td>0.070</td>
<td>3.23</td>
<td>28.61</td>
</tr>
<tr>
<td>4k</td>
<td>0.618</td>
<td>0.069</td>
<td>6.47</td>
<td>58.31</td>
</tr>
<tr>
<td>8k</td>
<td>0.608</td>
<td>0.071</td>
<td>13.16</td>
<td>113.15</td>
</tr>
<tr>
<td>16k</td>
<td>0.637</td>
<td>0.072</td>
<td>25.13</td>
<td>222.22</td>
</tr>
<tr>
<td>32k</td>
<td>0.621</td>
<td>0.078</td>
<td>51.57</td>
<td>412.90</td>
</tr>
<tr>
<td>64k</td>
<td>0.627</td>
<td>0.086</td>
<td>102.07</td>
<td>747.66</td>
</tr>
<tr>
<td>128k</td>
<td>0.647</td>
<td>0.106</td>
<td>197.96</td>
<td>1 205.27</td>
</tr>
<tr>
<td>256k</td>
<td>0.705</td>
<td>0.125</td>
<td>363.22</td>
<td>2 046.36</td>
</tr>
<tr>
<td>512k</td>
<td>0.759</td>
<td>0.180</td>
<td>674.22</td>
<td>2 844.44</td>
</tr>
<tr>
<td>1M</td>
<td>0.905</td>
<td>0.404</td>
<td>1 131.87</td>
<td>2 537.79</td>
</tr>
<tr>
<td>2M</td>
<td>1.202</td>
<td>0.741</td>
<td>1 703.26</td>
<td>2 763.83</td>
</tr>
<tr>
<td>4M</td>
<td>1.620</td>
<td>1.658</td>
<td>2 528.40</td>
<td>2 470.30</td>
</tr>
<tr>
<td>8M</td>
<td>3.278</td>
<td>2.875</td>
<td>2 499.16</td>
<td>2 849.69</td>
</tr>
<tr>
<td>16M</td>
<td>5.455</td>
<td>E</td>
<td>3 003.76</td>
<td>E</td>
</tr>
<tr>
<td>32M</td>
<td>10.899</td>
<td>E</td>
<td>3 006.49</td>
<td>E</td>
</tr>
<tr>
<td>64M</td>
<td>20.939</td>
<td>E</td>
<td>3 129.85</td>
<td>E</td>
</tr>
</tbody>
</table>

Table 2 presents the comparison of the host processor and the coprocessor using the test application based on TNL library. The first four columns contain times of computations on 1, 2, 4, and 8 cores of the host processor. Due to the TurboBoost technology it was running on various frequencies: 3.2GHz for single core, 3.0GHz for two cores, 2.6GHz for four cores and 2.4GHz for 8 cores. These frequencies were observed to be constant during the computations. We decided not to switch off Turboboost of processor to allow processor to produce its best results for comparison with the coprocessor best results. The fifth column (MIC) contains time of computations on Intel Xeon Phi P5110 with full parallelization, i.e. it was running on 60 cores with 240 threads. The last two columns stand for computed speed-up on Intel Xeon Phi. The column with name MIC speed-up 1 core compares Intel Xeon Phi with single core of CPU, the column with name MIC...
speed-up best compares time on Intel Xeon Phi with best measured time on the host processor for the selected mesh. We can conclude that the TNL library is faster on the Intel Xeon processor than on the Intel Xeon Phi coprocessor.

As can be seen the maximum speed-up was about 64 for mesh 8192x8192 and 240 threads. The application started scaling for meshes 512x512 and larger. Good efficiency is reached when using less than 30 threads and mesh larger than 512x512.

### Table 2. Comparison of Intel Xeon Phi with multicore CPU. Columns 1-8 core contain time of computation on CPU, column MIC contains computation time on coprocessor. Columns speed-up contains speed-up of computation on Xeon Phi versus single core of CPU and Xeon Phi versus best CPU time.

<table>
<thead>
<tr>
<th>Mesh size</th>
<th>Time [s]</th>
<th>MIC speed-up</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>1 core</td>
<td>2 core</td>
</tr>
<tr>
<td>64x64</td>
<td>0.03</td>
<td>0.02</td>
</tr>
<tr>
<td>128x128</td>
<td>0.11</td>
<td>0.06</td>
</tr>
<tr>
<td>256x256</td>
<td>0.42</td>
<td>0.22</td>
</tr>
<tr>
<td>512x512</td>
<td>1.64</td>
<td>0.83</td>
</tr>
<tr>
<td>1024x1024</td>
<td>6.4</td>
<td>3.23</td>
</tr>
<tr>
<td>2048x2048</td>
<td>28.54</td>
<td>14.5</td>
</tr>
<tr>
<td>4096x4096</td>
<td>113.99</td>
<td>57.87</td>
</tr>
<tr>
<td>8192x8192</td>
<td>473.95</td>
<td>240.2</td>
</tr>
</tbody>
</table>

### Table 3. Time of computation for various numbers of cores of Intel Xeon Phi. Time is in seconds.

<table>
<thead>
<tr>
<th>Mesh size</th>
<th>Number of cores</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>1</td>
</tr>
<tr>
<td>64x64</td>
<td>0.86</td>
</tr>
<tr>
<td>128x128</td>
<td>1.85</td>
</tr>
<tr>
<td>256x256</td>
<td>5.91</td>
</tr>
<tr>
<td>512x512</td>
<td>20.96</td>
</tr>
<tr>
<td>1024x1024</td>
<td>82.43</td>
</tr>
<tr>
<td>2048x2048</td>
<td>333.89</td>
</tr>
<tr>
<td>4096x4096</td>
<td>1347.3</td>
</tr>
<tr>
<td>8192x8192</td>
<td>5347.1</td>
</tr>
</tbody>
</table>

### Table 4. Speed-up for various numbers of cores of Intel Xeon Phi. It is compared with single core of Intel Xeon Phi.

<table>
<thead>
<tr>
<th>Mesh size</th>
<th>Number of cores</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>2</td>
</tr>
<tr>
<td>64x64</td>
<td>1.13</td>
</tr>
<tr>
<td>128x128</td>
<td>1.46</td>
</tr>
<tr>
<td>256x256</td>
<td>1.78</td>
</tr>
<tr>
<td>512x512</td>
<td>1.91</td>
</tr>
<tr>
<td>1024x1024</td>
<td>2.02</td>
</tr>
<tr>
<td>2048x2048</td>
<td>1.99</td>
</tr>
<tr>
<td>4096x4096</td>
<td>1.98</td>
</tr>
<tr>
<td>8192x8192</td>
<td>1.98</td>
</tr>
</tbody>
</table>
Table 5. Efficiency for various numbers of cores of Intel Xeon Phi. It is compared with single core of Intel Xeon Phi.

<table>
<thead>
<tr>
<th>Mesh size</th>
<th>Number of cores</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>2</td>
</tr>
<tr>
<td>64x64</td>
<td>0.57</td>
</tr>
<tr>
<td>128x128</td>
<td>0.73</td>
</tr>
<tr>
<td>256x256</td>
<td>0.89</td>
</tr>
<tr>
<td>512x512</td>
<td>0.96</td>
</tr>
<tr>
<td>1024x1024</td>
<td>1.01</td>
</tr>
<tr>
<td>2048x2048</td>
<td>1.00</td>
</tr>
<tr>
<td>4096x4096</td>
<td>0.99</td>
</tr>
<tr>
<td>8192x8192</td>
<td>0.99</td>
</tr>
</tbody>
</table>

5. CONCLUSION

In this paper we presented two methods of copying objects to Intel Xeon Phi in Offload mode with Intel Offload extension of C++. The second method was found faster by simple test. Subsequently, support of the Intel Xeon Phi was experimentally added to the TNL library using the second method of copying objects. Comparison of main processor and Intel Xeon Phi coprocessor was done using the heat equation problem solver which is a part of the TNL library. The TNL library with experimental support of Intel Xeon Phi KNC is faster on host processor than on coprocessor.

ACKNOWLEDGMENT

This work was partially supported by Project No. 16-16772S of the Grant Agency of the Czech Republic and Project No. 15-27178A of Ministry of Health of the Czech Republic.

REFERENCES


??

Streszczenie

Received: ?
Received in a revised form: ?
Accepted: ?